Atmel AVR AT90S8515-4 Manuel d'utilisateur

Naviguer en ligne ou télécharger Manuel d'utilisateur pour Matériel Atmel AVR AT90S8515-4. Atmel AVR AT90S8515-4 User Manual Manuel d'utilisatio

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 13
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 0
1
Features
Utilizes the AVR
®
RISC Architecture
AVR – High-performance and Low-power RISC Architecture
118 Powerful Instructions – Most Single Clock Cycle Execution
32 x 8 General-purpose Working Registers
Up to 8 MIPS Throughput at 8 MHz
Data and Nonvolatile Program Memory
8K Bytes of In-System Programmable Flash
Endurance: 1,000 Write/Erase Cycles
512 Bytes of SRAM
512 Bytes of In-System Programmable EEPROM
Endurance: 100,000 Write/Erase Cycles
Programming Lock for Flash Program and EEPROM Data Security
Peripheral Features
One 8-bit Timer/Counter with Separate Prescaler
One 16-bit Timer/Counter with Separate Prescaler
Compare, Capture Modes and Dual 8-, 9-, or 10-bit PWM
On-chip Analog Comparator
Programmable Watchdog Timer with On-chip Oscillator
Programmable Serial UART
Master/Slave SPI Serial Interface
Special Microcontroller Features
Low-power Idle and Power-down Modes
External and Internal Interrupt Sources
Specifications
Low-power, High-speed CMOS Process Technology
Fully Static Operation
Power Consumption at 4 MHz, 3V, 25°C
Active: 3.0 mA
Idle Mode: 1.0 mA
Power-down Mode: <1 µA
I/O and Packages
32 Programmable I/O Lines
40-lead PDIP, 44-lead PLCC and TQFP
Operating Voltages
2.7 - 6.0V for AT90S8515-4
4.0 - 6.0V for AT90S8515-8
Speed Grades
0 - 4 MHz for AT90S8515-4
0 - 8 MHz for AT90S8515-8
8-bit
Microcontroller
with 8K Bytes
In-System
Programmable
Flash
AT90S8515
Summary
Rev. 0841GS–09/01
N
o
t
e:
Thi
s
i
s a summary
d
ocum e n
t
.
A
comp
l
e
t
e
d
ocumen
t
i
s
ava ila ble on ou r we b site at www.atmel.com.
Vue de la page 0
1 2 3 4 5 6 ... 12 13

Résumé du contenu

Page 1 - Features

1Features• Utilizes the AVR® RISC Architecture• AVR – High-performance and Low-power RISC Architecture– 118 Powerful Instructions – Most Single Clock

Page 2

10AT90S85150841GS–09/01Packaging Information44A1.20(0.047) MAX10.10(0.394) 9.90(0.386)SQ12.25(0.482)11.75(0.462)SQ0.75(0.030)0.45(0.018)0.15(0.006)0.

Page 3

11AT90S85150841GS–09/0144J1.14(0.045) X 45˚PIN NO. 1IDENTIFY0.813(0.032)0.660(0.026)1.27(0.050) TYP12.70(0.500) REF SQ1.14(0.045) X 45˚0.51(0.020)MAX

Page 4

12AT90S85150841GS–09/0140P652.71(2.075)51.94(2.045)PIN113.97(0.550)13.46(0.530)0.38(0.015)MIN0.56(0.022)0.38(0.015)REF15.88(0.625)15.24(0.600)1.65(0.0

Page 5

© Atmel Corporation 2001.Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company’s standa

Page 6

2AT90S85150841GS–09/01Pin Configurations

Page 7

3AT90S85150841GS–09/01Description The AT90S8515 is a low-power CMOS 8-bit microcontroller based on the AVR RISCarchitecture. By executing powerful ins

Page 8

4AT90S85150841GS–09/01one clock cycle. The resulting architecture is more code efficient while achievingthroughputs up to ten times faster than conven

Page 9

5AT90S85150841GS–09/01current if the pull-up resistors are activated. The Port D pins are tri-stated when a resetcondition becomes active, even if the

Page 10 - AT90S8515

6AT90S85150841GS–09/01Notes: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addres

Page 11

7AT90S85150841GS–09/01Instruction Set SummaryMnemonic Operands Description Operation Flags # ClocksARITHMETIC AND LOGIC INSTRUCTIONSADD Rd, Rr Add Two

Page 12

8AT90S85150841GS–09/01DATA TRANSFER INSTRUCTIONSMOV Rd, Rr Move between Registers Rd ← Rr None 1LDI Rd, K Load Immediate Rd ← KNone1LD Rd, X Load Indi

Page 13 - 0841GS–09/01/xM

9AT90S85150841GS–09/01Note: Order AT90S8515A-XXX for devices with the FSTRT Fuse programmed.AT90S8515 Ordering InformationSpeed (MHz) Power Supply Ord

Commentaires sur ces manuels

Pas de commentaire